## A 120mW Embedded 3D Graphics Rendering Engine with 6Mb Logically Local Frame-Buffer and 3.2GByte/s Run-time Reconfigurable Bus for PDA-Chip

Ramchan Woo, Chi-Weon Yoon, Jeonghoon Kook, Se-Joong Lee, Kangmin Lee, Yong-Ha Park and Hoi-Jun Yoo

Semiconductor System Laboratory, Department of Electrical Engineering,
Korea Advanced Institute of Science and Technology
305-701, Taejon, Korea
(Tel) +82-42-869-8068
(Fax) +82-42-869-4050
(email) ural@eeinfo.kaist.ac.kr

An embedded 3D graphics rendering engine is implemented as a part of a mobile PDA-chip. 6Mb embedded DRAM macros attached to 8-pixel-parallel rendering logic are logically localized with 3.2GByte/s run-time reconfigurable bus, by which the area is reduced by 25%. Polygon-dependent access to eDRAM macros with line-block mapping reduces the power consumption by 70% with the read-modify-write data transaction. The engine with 2.22Mpolygons/s drawing speed was fabricated using 0.18µm CMOS embedded memory logic technology. Its area and power consumption are 24mm² and 120mW, respectively.