## Effects of Power-Supply Parasitic Components on Substrate Noise Generation in Large-Scale Digital Circuits

Makoto Nagata, Takafumi Ohmoto, Yoshitaka Murasaka, Takashi Morie, and Atsushi Iwata

Faculty of Engineering, Hiroshima University 1-4-1 Kagamiyama, Higashi-Hiroshima, 739-8527 Japan

Activity controllable noise source and arrayed substrate voltage detectors use a 0.25- $\mu$ m, 2.5-V CMOS technology and enable substrate noise measurements with controlled logic density/activity distributions. Effects of power-supply parasitic components on substrate noise generation in practical large-scale CMOS digital circuits are explored. Spatially distributed parasitic impedances on power-supply/return wirings cause the noise generation locally, and moreover, screen the effect of noise attenuation by parasitic capacitances of logic elements working as charge reservoirs.