## ID: 1076 CD-ROM Name: C15p3

## A Floating-Body Charge Monitor Circuit for Partially Depleted SOI CMOS

J.B. Kuang<sup>1</sup>, M.J. Saccamango<sup>2</sup>, and S. Ratanaphanyarat<sup>3</sup>

IBM Corporation, Advanced Server Development

<sup>1</sup>Rochester, MN 55901, U.S.A.

<sup>2</sup>Poughkeepsie, NY 12601, U.S.A.

<sup>3</sup>formerly with IBM, presently with TSMC North America, San Jose, CA 95134, U.S.A.

## **Abstract**

This paper presents a floating-body charge monitor technique, which does not require the use of body contacts. This technique improves the performance and timing robustness of MUX-type and SRAM bit line circuits on partially depleted (PD) SOI CMOS by minimizing the delay variation due to parasitic bipolar current. It can also be used as a calibration tool for SOI device models by virtue of its direct body charge monitoring and iterative body potential comparison scheme.