## Accurate Analysis of On-Chip Inductance Effects and Implications for Optimal Repeater Insertion and Technology Scaling

Kaustav Banerjee Center for Integrated Systems, Stanford University Stanford CA 94305 kaustav@ee.stanford.edu Amit Mehrotra

Computer and Systems Research Lab, University of Illinois at Urbana-Champaign Urbana IL 61801 amehrotr@uiuc.edu

## Abstract

This paper introduces an accurate analysis of on-chip inductance effects for distributed *RLC* interconnects that takes the effect of both the series resistance and the output parasitic capacitance of the driver into account. Using rigorous first principle calculations, accurate expressions for the transfer function of these lines and their time-domain response have been presented for the first time. Furthermore, an optimal repeater insertion scheme for distributed *RLC* interconnects is also presented using a novel performance optimization methodology. Additionally, the impact of line inductance on interconnect performance has been analyzed in detail with especial regards to technology scaling based on the International Technology Roadmap for Semiconductors (ITRS). Contrary to conventional wisdom, it is shown that the effect of line inductance on optimized interconnect performance will actually diminish for *scaled* global interconnects.