## Quasi-Worst-Condition Built-In-Self-Test Scheme for 4-Mb Loadless CMOS Four-Transistor SRAM Macro

K. Takeda, Y. Aimoto, K. Nakamura, S. Masuoka, K. Ishikawa, K. Noda, T. Takeshima and T. Murotani NEC Corporation, Shimokuzawa, Sagamihara, Kanagawa 229-1198, JAPAN.

We have developed a quasi-worst-condition Built-In-Self-Test (BIST) scheme capable of detecting defective cells. The effectiveness of the BIST, which is conducted at the time of power supply injection, is independent of ambient temperature. Measurement results indicate that defective cells detected in a wafer functional test in worst condition would also be detected with our newly developed BIST.