## Programmable Termination for CML I/O's in High Speed CMOS Transceivers

S. Ramaswamy, V. Gupta, P. Landman, B. Parthasarathy, R. Gu, A. Yee, L. Dyson, S. Wu and W. Lee Texas Instruments Inc., 12500 TI Boulevard, MS 8664, Dallas TX 75243

This paper describes I/O circuits that can be used in high-speed transceivers to communicate with next generation and legacy devices. We describe the transmitter and receiver front-end circuits that are designed to operate with dual termination voltage supplies. The circuits are designed in a 0.18µm CMOS process having separate 1.8V and 3.3V transistors. A novel receiver characterization scheme, a new ESD protection circuit, and system level power up issues related to gate-oxide and electromigration reliability is discussed.