## Supply Voltage Strategies for Minimizing the Power of CMOS Processors

Jin Cai, Yuan Taur, Shih-Fen Huang\*, David J. Frank, Stephen Kosonocky and Robert H. Dennard

IBM Semiconductor Research and Development Center (SRDC) Research Division, T. J. Watson Research Center, Yorktown Heights, NY 10598, and \*Microelectronics Division, Hopewell Junction, NY 12533

## Abstract

This paper presents a dual supply voltage strategy for reduction of the total (static and dynamic) power of high performance CMOS processors. An optimization procedure that takes the circuit activity factor into account is performed to find the power supply and threshold voltage for minimum total power at given performance levels. It is shown that 50% power reduction without performance loss is attainable by adopting a low supply voltage (0.5V) for high activity circuits in addition to the nominal supply voltage (1.2V) for low activity circuits in a 100nm node CMOS technology.