## Novel Polycrystalline Gate Engineering for High Performance Sub-100 nm CMOS Devices

Kazuya Uejima, Toyoji Yamamoto, and Tohru Mogami Silicon Systems Research Labs., NEC Corporation 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan Phone: +81-42-779-6193, Fax: +81-42-771-0886, E-mail: k-uejima@cd.jp.nec.com

Abstract

We have developed a design for a polycrystalline (poly-) gate in high performance sub-100 nm CMOS devices. The inversion capacitance was found to obviously decrease as the gate length becomes shorter below 100 nm. This phenomenon is explained as follows: (1) the gate length becoming shorter than the poly-grain size ( $R_G$ ) and (2) the short dopant-diffusion length from grain boundaries ( $D_H$ ). Techniques for achieving small  $R_G$  and large  $D_H$  improved the  $I_D$  figures by +15% and +3% for the p- and n-FET that have 65-nm poly-SiGe gates.