## Fully-Depleted-Collector Polysilicon-Emitter SiGe-Base Vertical Bipolar Transistor on SOI

J. Cai, A. Ajmera\*, C. Ouyang, P. Oldiges\*, M. Steigerwalt\*, K. Stein\*, K. Jenkins, G. Shahidi\* and T. Ning

IBM Semiconductor Research and Development Center (SRDC)
Research Division, T. J. Watson Research Center, Yorktown Heights, NY 10598, and
\*Microelectronics Division, Hopewell Junction, NY 12533

## **Abstract**

A novel vertical bipolar transistor on SOI is proposed and demonstrated. The SOI silicon layer thickness is comparable to that used in SOI CMOS, and no subcollector layer or deep trench isolation are required. Simulated device characteristics are shown. The transistor is demonstrated in a polysilicon-emitter SiGe-base npn implementation on SOI with a 140-nm silicon layer. The fabricated npn bipolar transistors exhibit a BVceo of 4.2V and a peak  $f_T$  of over 60GHz.