## Novel DRAM Cell Transistor with Asymmetric Source and Drain Junction Profiles Improving Data Retention Characteristics

S.J. Ahn, G.T. Jung, C.H. Cho, S.H. Shin, J. Y. Lee, J. G. Lee, H.S. Jeong, and Kinam Kim

TD1 PJT, Process Development Team, Semiconductor R&D Division, Samsung Electronics Co. Ltd., San #24, Nongseo-Ri, Kiheung-Eup, Yongin-Si, Kyungki-Do, Korea, E-mail: nijus@samsung.co.kr

The new cell transistor structure with asymmetric source and drain junction profiles was proposed and fabricated with 0.12um DRAM technology. The junction profile at the storage node was designed to reduce electric field to minimize junction leakage current. On the other hand, the junction profile at the bit-line direct contact node was designed to suppress short channel effects. It is considered to be highly scalable for device scaling and to solve fine printing requirements.