## Low Standby Power CMOS with HfO2 Gate Oxide for 100-nm Generation

S.Pidin, Y.Morisaki, Y.Sugita, T.Aoyama, K.Irino, T.Nakamura and T.Sugii Fujitsu Laboratories Ltd., Fuchigami 50, Akiruno-shi, Tokyo, 197-0833 Japan Tel: +81-42-532-1253, Fax: +81-42-532-2513

We have fabricated 55-nm poly-Si gated n- and p-MOSFETs with  $HfO_2$  gate dielectric of 3-nm physical thickness deposited by atomic layer deposition (ALD). Conventional CMOS process was used with high-temperature sorce-drain anneal of  $\geq 1000^{\circ}$  C, cobalt-silicide and pocket implant. The devices showed very promising characteristics for low standby power applications due to drastic reduction of gate leakage current.