## Title:

## **UX6-100** nm Generation CMOS Integration Technology with Cu / Low-k Interconnect

## **Authors:**

K. Fukasaku, A. Ono, T. Hirai, Y. Yasuda, N. Okada, S. Koyama, T. Tamura, Y. Yamada, T. Nakata, M. Yamana, N. Ikezawa, T. Matsuda, K. Arita, H. Nambu, A. Nishizawa, K. Nakabeppu, and N. Nakamura

ULSI Device Development Division, NEC Corporation 1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan

## **Abstract:**

UX6-100 nm generation CMOS integration technology is demonstrated. Various transistor performances (UHP, HP, MP, Over-drive), yields of unit processes and 6T-SRAM operation were verified using full-integration processed wafers. To meet the requirement for various performance, multi- $V_{TH}$ , multi-thickness gate-oxide process, low-leakage gate dielectric are incorporated in FEOL. To suppress RC increase compared to previous generation, low-k (Keff=3.1) interlayer dielectric and Cu interconnect dual damascene are incorporated in BEOL.