## Poly-Si Gate CMOSFETs with HfO<sub>2</sub>-Al<sub>2</sub>O<sub>3</sub> Laminate Gate Dielectric for Low Power Applications

Jong-Ho Lee, Yun-Seok Kim, Hyung-Seok Jung, Jung-Hyoung Lee, Nae-In Lee, Ho-Kyu Kang, Ja-Hum Ku, Hee Sung Kang, Youn-Keun Kim, Kyung-Hwan Cho, and Kwang-Pyuk Suh

Advanced Process Development Project, System LSI Business, Samsung Electronics Co., Ltd. San #24, Nongseo-Ri, Kiheung-Eup, Yongin-City, Kyunggi-Do, Korea, 449-711

Phone: 82-31-209-6350, Fax: 82-31-209-6299, E-mail: knight97@samsung.co.kr

For the first time, we have integrated poly-Si gate CMOSFETs with HfO<sub>2</sub>-Al<sub>2</sub>O<sub>3</sub> laminate gate dielectric (EOT=14.6 Å) grown by Atomic Layer Deposition (ALD). The gate leakage currents are  $3.7\mu\text{A/cm}^2$  (Vg=+1.0V) for nMOSFET and  $0.2\mu\text{A/cm}^2$  (Vg=-1.0V) for pMOSFET. The fixed charge is decreased using HfO<sub>2</sub>-Al<sub>2</sub>O<sub>3</sub> laminate gate dielectric. Ion vs. Ioff plots of planar CMOS transistor with high-k is shown for the first time in this paper. The measured saturation currents at 1.2V Vdd are  $430\mu\text{A/}\mu\text{m}$  (Ioff=10nA/ $\mu$ m) for nMOSFET and  $160\mu\text{A/}\mu\text{m}$  (Ioff=10nA/ $\mu$ m) for pMOSFET.