## Bitline/Plateline Reference-Level-Precharge Scheme For High-Density Chain FeRAM

K. Oikawa, D. Takashima, S. Shiratake, K. Hoya and H. O. Joachim<sup>1</sup> Semiconductor Company, Toshiba Corp. Yokohama, Japan <sup>1</sup>Infineon Technologies Japan K.K., Yokohama, Japan

This paper proposes a new bitline/plateline precharge and driving scheme for high-density 32Mb chain FeRAM. Both bitline and plateline are precharged to reference level, and cell data is readout by applying bias to ferroelectric capacitor by pulling up plateline and pulling down bitline in access. This scheme suppresses both reliability degradation of cell transistors and signal-loss inherent to chain FeRAM architecture. Furthermore, this reference level precharge scheme reduces the active power dissipation by 10%.