## Low Jitter Butterworth Delay-Locked Loops

Hsiang-Hui Chang, Chih-Hao Sun, and Shen-Iuan Liu

Department of Electrical Engineering & Graduate Institute of Electronics Engineering National Taiwan University, Taipei, Taiwan 10617, R. O. C.

## E-mail: lsi@cc.ee.ntu.edu.tw

## Abstract

The low jitter Butterworth delay-locked loops (DLLs) are presented in this paper. The proposed Butterworth DLLs can suppress both the jitters generated by the input noise and the voltage-controlled delay line (VCDL) noise without stability considerations. Theoretically, the proposed Butterworth  $2^{nd}$ -order DLL and  $3^{rd}$ -order one could reduce the rms jitter due to the VCDL by a factor of  $\sqrt{2}$  and 2, respectively. In addition, a technique called dynamic bandwidth-adjusting scheme (DBAS) is adopted to shorten the lock time without compromising the jitter performance. The conventional DLL and the proposed ones are simultaneously fabricated at the same die in a CMOS 0.35-um one-poly four-metal process. Compared with the conventional DLL, the measured rms jitters of the proposed DLLs can be improved by a factor of 1.40 and 1.95, respectively, with an input frequency of 125MHz. The maximum power consumption of the proposed DLLs is 32mW.