## A Design for Digital, Dynamic Clock Deskew

## Charles E. Dike, Nasser A. Kurd, Priyadarsan Patra, Javed Barkatullah

5200 N. E. Elam Young Parkway Intel Corporation, Hillsboro, OR 97124

{charles.e.dike, priyadarsan.patra, nasser.a.kurd, javed.barkatullah} @intel.com

Unintentional clock skews between clock domains represent an increasing and costly overhead in high-performance VLSI chips. We describe a novel yet easy-to-implement design that reduces skew between local clock domains dynamically or statically by sensing clock-delay differences and then tuning the clock of each domain relative to its neighbors. Lowering local clock skew is accomplished without compromising worse-case global skew.