## Destructive-read Random Access Memory System Buffered with Destructive-read Memory Cache for SoC Applications

Brian L. Ji, Seiji Munetoh<sup>1</sup>, Chorng-Lii Hwang, Matthew Wordeman, and Toshiaki Kirihata IBM Microelectronics, Hopewell Junction, NY, USA <sup>1</sup>IBM Tokyo Research Laboratory, Tokyo, Japan Tel (845) 892-4282, Fax (845) 892-6042, E-mail: blji@us.ibm.com

## Abstract

A novel random access memory system, based on a destructive read memory buffered by a destructive read memory cache for hidden write back, is demonstrated. Limited only by the destructive read time, the system can achieve SRAM comparable random access cycle time (tRC). By using a DRAM array as cache, the silicon area is reduced by about 25% from the SRAM cache system. Write back algorithms have been proved by mathematical models, and confirmed by simulations.