## The Breakthrough in data retention time of DRAM using Recess-Channel-Array Transistor(RCAT) for 88nm feature size and beyond

J.Y. Kim, C.S. Lee\*\*, S.E.Kim, I.B. Chung, Y.M. Choi, B.J. Park, J.W. Lee, D.I. Kim, Y.S. Hwang, D.S. Hwang, H.K. Hwang,

J.M. Park, D.H. Kim, N.J. Kang, M.H. Cho, M.Y. Jeong, H.J. Kim, J.N. Han\*, S.Y. Kim\*, B.Y. Nam\*, H.S. Park\*, S.H.

Chung\*, J.H. Lee\*, J.S. Park\*, H.S. Kim, Y.J. Park and Kinam Kim

Advanced Technology Development, \*Process Development, \*\*CAE Team, Semiconductor R&D Division, Samsung Electronics Co., San #24, Nongseo-Ri, Kiheung-Eup, Yongin-City, Kyunggi-Do, 449-711, KOREA

Tel) 82-331-209-4748, Fax) 82-331-209-3274, E-mail) hbt100@samsung.co.kr

## Abstract

For the first time, 512Mb DRAMs using a Recess-Channel-Array-Transistor(RCAT) are successfully developed with 88nm feature size, which is the smallest feature size ever reported in DRAM technology with nonplanar array transistor. The RCAT with gate length of 75nm and recessed channel depth of 150nm exhibits drastically improved electrical characteristics such as DIBL,  $BV_{DS}$ , junction leakage and cell contact resistance, comparing to a conventional planar array transistor of the same gate length. The most powerful effect using the RCAT in DRAMs is a great improvement of data retention time. In addition, this technology will easily extend to sub-70nm node by simply increasing recessed channel depth and keeping the same doping concentration of the substrate.