## Integration of Cu/low-k Dual-Damascene Interconnects with a Porous PAE/SiOC Hybrid Structure for 65nm-node High Performance eDRAM

R. Kanamura, Y. Ohoka, M. Fukasawa, K. Tabuchi, K. Nagahata, S. Shibuki, M. Muramatsu, H. Miyajima\*, T. Usui\*\*, A. Kajita\*\*, H. Shibata\*\* and S. Kadomura

Technology Development Division, Semiconductor Network Company, Sony Corporation, \*Process & Manufacturing Engineering Center, Semiconductor Company, Toshiba Corporation, Advanced CMOS Technology Department, SoC Research & Development Center, Toshiba Corporation 4-14-1 Asahi-cho, Atsugi, Kanagawa, 243-0014 Japan TEL: +81-46-230-5373 FAX: +81-46-230-5400 email: Ryuichi.Kanamura@jp.sony.com

A porous PAE/SiOC(k2.5)/SiC(k3.5) hybrid Dual Damascene (DD) interconnect has been successfully integrated for 65nm-node high performance eDRAM. Excellent interconnect performance was achieved by applying Triple Hard Mask (THM) process that we have demonstrated for the first time. The porosity of porous PAE was optimized to enhance the mechanical strength to prevent process-induced damages. We found that this DD structure employing the THM process is the most promising to satisfy all the requirements for 65nm-node eDRAM.