## Title:

## Accurate Modeling Method for Deep Sub-Micron Cu Interconnect

## Authors:

K. Yamada, N. Okada<sup>1)</sup>, M. Yasuda<sup>1)</sup> and N. Oda<sup>1)</sup>

Technology Foundation Development Division, Advanced Technology Development Division<sup>1)</sup>, NEC Electronics Corporation

1120 Shimokuzawa, Sagamihara, Kanagawa 229-1198, Japan

## Abstract:

This paper newly proposes an accurate modeling method of the copper interconnect cross-section in which the width and thickness dependence on layout patterns and density are fully incorporated and universally expressed. In addition, we have developed specific test patterns for the model parameters extraction, and an efficient extraction flow. We have extracted the model parameters for  $0.15\mu m$  CMOS using this method and confirmed that 10%  $\tau pd$  error normally observed with conventional LPE (Layout Parameters Extraction) was completely dissolved. This is the first time that the practical and accurate modeling methodology for layout pattern sensitive Cu Interconnect is ever reported.