Session 3-2
Dynamic Vpass ISPP Scheme
and Optimized
Erase Vth
Control for High Program
Inhibition
in MLC NAND Flash
Memories
Abstract
| In this paper, dynamic Vpass ISPP schemes and optimizing Vth of erase cells are presented for achieving high program inhibition of sub-40nm MLC NAND flash and beyond. Compared to conventional method, over 40% program failure reduction after 30k P/E cycling was achieved in the proposed scheme. By optimizing erase Vth and its distribution using ISPP-after-erase, about 2 times better Vpass window margin was obtained in 40nm-node MLC NAND test chip. |