Session 11-3

A 3.6GHz 1MHz-Bandwidth delta-sigma Fractional-N PLL
with a Quantization-Noise Shifting Architecture in 0.18µm CMOS

 

Abstract
This paper presents a 3.6GHz fractional-N phase-locked loop (FNPLL) with a quantization-noise shifting (QNS) architecture. The proposed design decreases the amount of the quantization error while effectively increases the modulating frequency; hence, shifting the quantization noise to higher frequency and lower level. Fabricated in a 0.18µm CMOS, the FNPLL achieves -120dBc/Hz at 3MHz offset, with a bandwidth of 1MHz. Measurement results show up to 30dB improvement on quantization noise when QNS mode is activated.