

# SYMPOSIUM ON VLSI TECHNOLOGY

#### PLENARY PRESENTATIONS

Tuesday morning, June 16

Robotics for Innovation

- Hirohisa Hirukawa, National Institute of Advanced Industrial Science and Technology (AIST)

System Challenges and Hardware Requirements for Future Consumer Devices: From Google Glass to Chrome Books and Devices in-between

- Eric Shiu and Simon Prakash, Google

### **EVENING PANEL DISCUSSION**

Tuesday evening, June 16

Post scaling: What will be next?

- Moderators: Akira Nishiyama, Toshiba / Frédéric Boeuf, STMicroelectronics
- Expert panelists from: CEA-LETI, Google, IBM, imec, NAIST, Stanford University, etc.

### TECHNOLOGY FOCUS SESSIONS

7nm Logic Technology and Beyond (incl. Ge, III-V, and TFET) Session T3 (Tuesday, June 16, 1:30pm) 3D Systems and Packaging Session T5 (Tuesday, June 16, 3:50pm)

# **TECHNOLOGY SHORT COURSE**

More-than-Moore and More Moore for IoT Monday, June 15

Introduction: VLSI Implications of the Internet of Things, G. Yeric, ARM

- Ultra-Low Leakage Switch, A. Thean, imec
- Embedded, low-power memory, S. Kimura, Hitach Ltd.
- RFIC design in Nanoscale CMOS, H. Lee, Intel

#### More-than-Moore (I): Sensors

- Application & Key Aspects, R. Beica, Yole Développement
- Essence of MEMS, S. Tanaka, Tohoku University
- Semiconductor-based biosensing, T. Sakata, University

More-than-Moore (II): Energy Transfer & Energy Harvesters - Fundamental challenges and solutions for energy har-

- vesting, M. Alioto, National University of Singapore
- Wireless Energy Transfer, H. Ishikuro, Keio University
- PV and Other Harvester, T. Skotnicki, STMicroelectronics

## JOINT PROGRAM HIGHLIGHTS

Wednesday, June 17 & Thursday, June 18

- •Emerging NVM (ReRAM, PCRAM, STT-MRAM)

- •3D and Heterogeneous Integration

# JOINT EVENING PANEL DISCUSSION

#### LUNCHEON

Kazuhiro Sakurai, Asahi Shuzo Co., Ltd

# JOINT RECEPTION

#### JOINT BANOUET

#### SATELLITE WORKSHOPS

IEEE Silicon Nanoelectronics Workshop

- June 14-15

Spintronics Workshop on LSI

June 15

# SYMPOSIUM ON VLSI CIRCUITS

#### PLENARY PRESENTATIONS

Wednesday morning, June 17

The Principle of Making Money with IoT: Very-Large-Scale Happiness Integration – Kazuo Yano, Hitachi The Brain of Automated Driving - Electronics for the vehicle of tomorrow - Michael Fausten, Robert Bosch GmbH

#### **EVENING PANEL DISCUSSION**

Thursday evening, June 18

Is university circuit design research and education keeping up with industry needs? - Moderator: Patrick Yue, HKUST Expert panelists from: Intel, MediaTek, Tokyo Institute of Technology, TSMC, TU Delft, UC Berkeley, and University of Tokyo Wearable Electronics: still an oasis or just a mirage for the semiconductor industry? - Moderator: Naveen Verma, Princeton Expert panelists from: Hitachi, Intel, KAIST, Texas Instruments, University of Michigan, and University of Tokyo

#### **CIRCUITS FOCUS SESSIONS**

Systems for Big Data Management Session C8 (Thursday, June 18, 8:30am) IoT and Smart Systems Session C10 (Thursday, June 18, 10:30am)

# CIRCUITS SHORT COURSE

VLSI Design for Big Data Management Tuesday, June 16

- High level overview, K. Olukotun, Stanford University

- CPU Design Challenges for Big-Data, S. Borkar, Intel Reconfigurable Computing in a Microsoft Datacenter, A.

Putnam, Microsoft Research

- Memories in Big Data Era, A.Kawasumi, Toshiba - Role of High Bandwidth I/O for Future Performance

Growth of ICT Systems, H. Tamura, Fujitsu Laboratories Digital Control of Power Supplies for Server and Telecom Applications, S. Choudhury, Texas Instruments

Analog and Digital Circuit Design for IoT Swarms Tuesday, June 16

- Overview of IoT Nodes for Physical Data Collection, P. Urard, STMicroelectronics

- Ultra Low Power ADCs and Analog Front-Ends, P. Harpe, Eindhoven University of Technology

- Green RF: Ultra Low Power RF for the Internet of Things (IoT), A. Niknejad, UC Berkeley

- Powering the IoT - Batteries Optional, Y. K. Ramadass, Texas Instruments

- Low Power Microcontrollers for IoT, S. Ohtani, Renesas Electronics

- Normally-Off Computing: Synergy of Non-Volatile Memory and Power Management, H. Nakamura, University of Tokyo

















