Session 8-4

A Sub-600mV, Fluctuation Tolerant 65nm CMOS SRAM
Array with Dynamic Cell Biasing

 

Abstract
Circuit techniques enabling tolerance to VT fluctuations in SRAM cell transistors during Read or Write operations are reported. Implemented in a 9Kb x 74b PDSOI CMOS SRAM array with a conventional 65nm SRAM cell and an ABIST, these techniques, demonstrate VMIN of 0.58V and 0.40V/0.54V for single and dual VDD implementations respectively. The techniques consume a 10-12% overhead in area, improve performance marginally and enable over 50% reduction in cell leakage with minimal circuit overhead.